#### 2013/2014 SEMESTER 2 EXAMINATION

Diploma in Electrical & Electronic Engineering DEEE 1st Year FT

Diploma in Computer Engineering DCPE 1st Year FT

Diploma in Aerospace Electronics DASE 1st Year FT

Diploma in Clean Energy DCEG 1st Year FT

Diploma in Common Engineering DCEP 1st Year FT

# SAS code: EXAM

#### **DIGITAL ELECTRONICS II**

Time Allowed: 2 hours

#### **Instructions to Candidates**

- 1. The attention of candidates is drawn to the Rules of Conduct of Examination found on the back of the Answer Booklet.
- 2. This paper consists of **THREE** sections:
  - Section A 10 Multiple Choice Questions, 2 marks each.
  - Section B 6 Short Questions, 10 marks each.
  - Section C 1 Long Question of 20 marks.
- 3. Answer <u>ALL</u> questions in the accompanying Answer Booklet, unless otherwise indicated. Start each question in Sections B and C on a new page.
- 4. This Examination Paper consists of 8 pages
- 5. Your admission number and module class must be entered in the box provided on the cover page of your Answer Booklet.

2013/2014/S2 Page 1 of 8

# Multiple choice question answer procedure

Please tick the correct answer in the box provided at the back of the cover page in the answer booklet. No marks will be deducted for incorrect answers.

## **Section A** Multiple Choice Questions (20 Marks)

1. What is the maximum positive decimal value that can be represented by a 16-bit (including sign bit) 2's complement signed numbering system?

(a)  $+15_{10}$ 

(b)  $+16383_{10}$ 

(c)  $+32767_{10}$ 

(d)  $+65535_{10}$ 

2. In the 8-bit (including the sign bit) two's complement signed numbering system, what does the number 11111111<sub>2</sub> equates to when converted to decimal?

(a)  $-128_{10}$ 

(b)  $-1_{10}$ 

(c)  $+127_{10}$ 

(d) Zero

**3.** A shift-register which accepts multiple data bits simultaneously and transfers out multiple data bits simultaneously is a:

(a) parallel-in, serial-out register

(b) serial-in, parallel-out register

(c) parallel-in, parallel-out register

(d) serial-in, serial-out register

**4.** How many JK flip-flops are required to construct an asynchronous binary counter that counts to a maximum value of FF<sub>16</sub>?

(a) 4<sub>10</sub> JK flip-flops

(b) 16<sub>10</sub> JK flip-flops

(c) 8<sub>10</sub> JK flip-flops

(d) 32<sub>10</sub> JK flip-flops.

5. How many Select inputs are required for a Multiplexer with 1 enable input and 32 data inputs?

(a)  $1_{10}$ 

(b) 5<sub>10</sub>

(c)  $6_{10}$ 

(d) 32<sub>10</sub>

- **6.** The correct mathematical expression to calculate the average power consumed by a TTL digital IC is:
  - (a)  $(I_{OL} + I_{OH})/2 * V_{CC}$
  - (b)  $(I_{OL} + I_{CCL})/2 * V_{CC}$
  - (c)  $(I_{OH} + I_{CCH})/2 * V_{CC}$
  - (d)  $(I_{CCH} + I_{CCL})/2 * V_{CC}$
- 7. For the counter shown in figure A7, what is its modulus (i.e. mod-number)?



Figure A7

(a)  $Mod-60_{10}$ 

(b)  $Mod-300_{10}$ 

(c)  $Mod-5_{10}$ 

- (d)  $Mod-6_{10}$
- **8.** How many 74LS93 (4-bit) counter ICs are required to construct a BCD counter that counts to a maximum of 59<sub>10</sub>?
  - (a)  $2_{10}$

(b)  $3_{10}$ 

(c)  $4_{10}$ 

- (d)  $7_{10}$
- **9.** What is the maximum number of possible outputs for a Decoder with 4 select inputs and 1 enable input?
  - (a)  $4_{10}$

(b)  $5_{10}$ 

(c)  $8_{10}$ 

- (d)  $16_{10}$
- **10.** A Demultiplexer accepts data from -
  - (a) one input line and transfers it to several output lines.
  - (b) one input line and transfers it to one output line.
  - (c) many input lines and transfers it to several output lines.
  - (d) many input lines and transfers it to one output line.

## **Section B** Short Questions (60 marks)

- **B1.** This question consists of two parts that involve numerical calculations and/or number conversions.
  - (a) Perform the following operation using the **2's complement signed numbering system**. You are to assume that each number is to be represented by **8 bits**, including the sign bit.

Add 
$$-26_{10}$$
 to  $+57_{10}$  (6 marks)

(b) Perform the addition of the following set of numbers using **BCD arithmetic:** 

Add 
$$+55_{10}$$
 to  $+36_{10}$  (4 marks)

NB: All steps and workings for this question must be shown or marks will be deducted

**B2** Figure B2.1 shows two counters connected in cascade.



(a) What is overall Mod number of the counter circuit of figure B2.1?

(2 marks)

(b) If the frequency of the signal at the MSB output of the Mod- $6_{10}$  counter is  $100_{10}$  Hz, what is the frequency of the CLK signal applied at CLK input of the Mod- $10_{10}$  counter?

(3 marks)

(5 marks)

(c) Using the 7493 counter IC, symbol and internal circuit as shown in Figure B2.2, construct the Mod-10<sub>10</sub> counter. Draw the circuit in your answer booklet using the 7493 symbol. Ensure that all inputs and outputs are clearly labelled





Figure B2.2

2013/2014/S2 Page 4 of 8

B3 Two 74LS283 ICs (each a 4-bit Parallel Adder IC) are connected as shown in figure B3.



(a) Given: A7 A6 A5 A4 A3 A2 A1 A0 =  $0\ 1\ 0\ 0\ 1\ 0\ 0\ 1_2$  and, B7 B6 B5 B4 B3 B2 B1 B0 =  $1\ 1\ 0\ 1\ 1\ 1\ 1\ 0_2$ 

What will be the binary value at the outputs: Co S7 S6 S5 S4 S3 S2 S1 S0 for  $Ci = 1_2$ .

(3 marks)

- (b) If the 8 bits (including the sign bit) 2's complement signed arithmetic is used in part (a) above, what are the equivalent decimal numbers being added and the decimal sum result? Note that the value of Ci in this case should be considered as '1' added to number B.

  (4 marks)
- (c) If the Full Adder unit is used to construct the Parallel Adder circuit of figure B3, how many Full Adder units are required?

  (3 marks)
- Each of the five statements comprising this question describes MSI devices, namely:

  Encoder, Decoder, Multiplexer and De-multiplexer. You are required to state in your answer booklet, the type of MSI device (or MSI devices) being described by each statement. Ensure that your answers are labelled exactly according to each of the statements, i.e. [(a), (b)....(e)] or marks will not be awarded.

(10 marks)

- (a) Only one of its  $16_{10}$  outputs can be active (e.g. goes Low) at a time.
- (b) A combinational circuit can be easily implemented using this device.
- (c) When multiple inputs are active simultaneously, the 'highest-number' input active, determines the BCD code generated.
- (d) This device can be used to route a signal at its single data input to one of several data outputs.
- (e) These MSI devices have SELECT inputs.

2013/2014/S2 Page 5 of 8

**B5**(a) Give two different names for the decoder device shown in figure B5.1. Briefly describe the purpose of the enable inputs.

(4 marks)



Figure B5.1

(b) If output Y7 is to be selected, what are the logic levels required at the Enable and Select inputs? And what is the logic level of Y7 when it is selected?

(3 marks)

- (c) For the 74147 **decimal-to-BCD** priority encoder circuit shown in figure B5.2,
  - (i) What is the highest number input that is active given the connections shown?
  - (ii) What is binary code generated at its outputs: Y3 Y2 Y1 Y0 and hence, at the inverter outputs Z3 Z2 Z1 Z0?

(3 marks)



Figure B5.2

2013/2014/S2 Page 6 of 8

## B6 The 7400 IC is described as a Quad 2-input NAND gate.

Table B6 list some of the electrical parameters of the **7400 IC**.

| Symbol             | Parameters                        | Max | Min |
|--------------------|-----------------------------------|-----|-----|
| V <sub>CC</sub>    | Supply voltage (V)                | 5   |     |
| $V_{IH}$           | High level input voltage (V)      |     | 2   |
| $V_{ m IL}$        | Low level input voltage (V)       | 0.8 |     |
| V <sub>OH</sub>    | High level output voltage (V)     |     | 2.4 |
| V <sub>OL</sub>    | Low level output voltage (V)      | 0.4 |     |
| I <sub>CC(H)</sub> | Supply current (mA), outputs High | 10  |     |
| $I_{CC(L)}$        | Supply current (mA), outputs Low  | 22  |     |
| tp <sub>LH</sub>   | Propagation delay (nS)            | 21  |     |
| tp <sub>HL</sub>   | Propagation delay (nS)            | 15  |     |

Table B6

| (a) | From the description given, how many NAND gates are there in the 7400 IC? |           |
|-----|---------------------------------------------------------------------------|-----------|
|     |                                                                           | (2 marks) |

- (b) What is the maximum value of the output voltage when the output is at logic Low? (2 marks)
- (c) Calculate the power dissipation for the whole IC and hence, for each gate. (4 marks)
- (d) Calculate the noise margin when the output is at logic High (2 marks)

2013/2014/S2 Page 7 of 8

### **Section C** Long Question (20 marks)

- **C1**. A 2-bit number comparator (figure C1.1) that compares the magnitude (or size) of two sets of 2-bit numbers labelled as A1 A0 and B1 B0 is required to be designed. This 2-bit comparator has an output G such that:
  - **G goes High** whenever number **A** is greater than number **B**, i.e. A1A0 > B1B0



(a) Complete the truth-table of this 2-bit comparator circuit in your answer booklet using the format shown in Table C1. The 'Remarks' column is not needed in your answer. It is given to help you to complete the truth-table. Six input combinations (of the  $16_{10}$  required) and their expected output values have also been completed for you.

(10 marks)

| Number A   |    | Number B   |            | Output |                                             |
|------------|----|------------|------------|--------|---------------------------------------------|
| <b>A</b> 1 | A0 | <b>B</b> 1 | <b>B</b> 0 | G      | Remarks                                     |
| 0          | 0  | 0          | 0          | 0      | $A = B$ ; $(0_{10} = 0_{10})$               |
| :          | :  | :          | :          | :      |                                             |
| 1          | 0  | 0          | 1          | 1      | $A > B$ ; $(2_{10} > 1_{10})$               |
| 1          | 0  | 1          | 0          | 0      | $A = B$ ; $(2_{10} = 2_{10})$               |
| 1          | 0  | 1          | 1          | 0      | A < B; (2 <sub>10</sub> < 3 <sub>10</sub> ) |
| :          | :  | ••         | :          | ••     |                                             |
| 1          | 1  | 1          | 0          | 1      | $A > B$ ; $(3_{10} > 2_{10})$               |
| 1          | 1  | 1          | 1          | 0      | $A = B$ ; $(3_{10} = 3_{10})$               |

Table C1

(b) Using the 74151 multiplexer IC (figure C1.2) and a NOT gate (if necessary), implement the 2-bit comparator circuit for output **G**. You must label clearly, all inputs and output using the same variable names as those used in the block diagram and truth table. Note that input variables A1 A0 and B1 have been assigned to the select inputs as shown.



(c) If output G is inverted (i.e. NOT G) what will be the function implemented?

(3 marks)

----- End of Paper -----

2013/2014/S2 Page 8 of 8